Substrat de CIRCUIT LOFET ANNELÉ à l'arrière, TRA

Code: fipms267-1pak D2-231

Non disponible en dehors du Royaume-Uni et de l'Irlande

Application

Back-gated LOFET Circuit Substrate transistors (Lateral organic field-effect transistors) can be potentially used in the fabrication of lighter, flexible, and cos...


en savoir plus

Votre prix
£3,259.63 EACH
£3,911.56 inc. VAT

Non disponible en dehors du Royaume-Uni et de l'Irlande

Application

Back-gated LOFET Circuit Substrate transistors (Lateral organic field-effect transistors) can be potentially used in the fabrication of lighter, flexible, and cost-effective organic electronic devices. They potentially show a lateral hole mobility of 3.3 x 10-5 cm2V-1s-1.

General description

Substrate: 150 mm wafer according to semiconductor standardStructure classes: transistors, inverters, and ring oscillators, additional technology test structures, basic circuitsDie size: 15 × 15 mm2No. of dies: 56No. of pads: 39 + 2Pad size: 1200 × 800 µm2Gate oxide: 200 nm ± 10 nmStructured layers: 3 (gate, contacts, source/drain)Gate layer: Ti/TiN, Rs about 10Ω/sqContacts: standard 20 × 20 µm2, R around 20ΩTop layer: 70 nm Au with 10 nm high work function adhesion layer (ITO), by lift-off technique, Rs about 0.65 Ω/sq/ 0.45 Ω/sqDocumentation: included in shipmentShadow mask: possible, but not requiredProbecard: possible, but not requiredProtection: resist protection layer (AR PC 5000/3.1, soluable in AZ-thinner or acetone)Transistors (11)Connections: shared gate (2 pads on different chip sides) shared source (2 pads on different chip sides) drain for each transistorMeasurements transfer and output characteristics for each transistor to evaluate new organic semiconductors or to monitor organic material fabricationCharacterization designed for parameter extraction to obtain simulation modelsDescription see manualInverters (4)All 4 inverters are used within the ring oscillator stages or output driversConnections shared gate IN for the active transistors (2 pads on different chip sides) shared gate GEX for the load transistors (2 pads on different chip sides) shared VSS VDD and output OUT pads for each inverterLayout Layout designed for single transistor separation Channel length of all transistors: L=5 µmMeasurements Inverter (input/output) characteristics for rapid monitoring of organic materials Supply voltages on VDD and VSS (e.g. for p-type organic material: most positive voltage connected to VDD and ground connected to VSS) Voltage on IN (gate of active transistor) with value between VDD and VSS Different voltage on GEX (gate of load transistor) changes driver/load ratios Important: measure output voltages with high impedance volt meterRing oscillators (4) Connections - left edge (2 ring oscillators) shared gates (GATE_1_2) for all load transistors shared VSS VDD and output OUT pads for each oscillatorConnections - right edge (2 ring oscillators) shared gates (GATE_3_4) for all load transistors shared VSS VDD and output OUT pads for each oscillatorLayout 7 or 15 ring stages Simple inverter layout or inverter layout, designed for single transistor separation Different driver/load ratios Channel length of all transistors: L=5 µmMeasurements Measure result: oscillation frequency on OUT and calculated inverter delay No input signal required Supply voltages on VDD and VSS (e.g. for p-type organic material: most positive voltage connected to VDD and ground connected to VSS) Different voltage on GEX (gate of load transistors) changes driver/load ratios Changing these voltage (more positive or more negative than VSS) triggers oscillation Measure output: high impedance oscilloscope probe required

Legal Information

Product of Fraunhofer IPMS

Packaging

diced wafer on foil with air tight packaging

Preparation Note

Recommendation for resist removal:To guarantee a complete cleaning of the wafer / chip surface from resist residuals, please rinse by acetone and then dry the material immediately by nitrogen (compressed air).Recommendation for material characterization:If gate currents appear during the characterization of the field effect transistors, considerable variations could occur at the extraction of the carrier mobility. Therefore it is necessary to check the leakage currents over the reverse side (over the chip edges) of the OFET-substrates.

Storage and Stability

Store the wafers at a cool and dark place and protect them against sun.Resist layer was applied to prevent damage from scratches. Expiration date is the recommended period for resist removal only. After resist removal, the substrate remains functional and does not expire.

formchips (diced)
packagingpack of 1 (wafer of 56 diced chips)
storage temp.15-25°C
Ce produit répond aux critères suivants: